| From 836b7cd3f4fb17f0ccd469a33dc589ef0a7e239d Mon Sep 17 00:00:00 2001 |
| From: Sergei Shtylyov <sergei.shtylyov@cogentembedded.com> |
| Date: Thu, 27 Oct 2016 23:23:35 +0300 |
| Subject: [PATCH 191/299] clk: renesas: Add r8a7743 CPG Core Clock Definitions |
| |
| Add macros usable by the device tree sources to reference the R8A7743 CPG |
| clocks by index. The data comes from Table 7.2b in revision 1.00 of the |
| RZ/G Series User's Manual. |
| |
| Signed-off-by: Sergei Shtylyov <sergei.shtylyov@cogentembedded.com> |
| Signed-off-by: Geert Uytterhoeven <geert+renesas@glider.be> |
| (cherry picked from commit 4e195933de4690c503ce4b93cfd0fb0046dd770b) |
| Signed-off-by: Simon Horman <horms+renesas@verge.net.au> |
| --- |
| include/dt-bindings/clock/r8a7743-cpg-mssr.h | 43 +++++++++++++++++++++++++++ |
| 1 file changed, 43 insertions(+) |
| create mode 100644 include/dt-bindings/clock/r8a7743-cpg-mssr.h |
| |
| --- /dev/null |
| +++ b/include/dt-bindings/clock/r8a7743-cpg-mssr.h |
| @@ -0,0 +1,43 @@ |
| +/* |
| + * Copyright (C) 2016 Cogent Embedded Inc. |
| + * |
| + * This program is free software; you can redistribute it and/or modify |
| + * it under the terms of the GNU General Public License as published by |
| + * the Free Software Foundation; either version 2 of the License, or |
| + * (at your option) any later version. |
| + */ |
| +#ifndef __DT_BINDINGS_CLOCK_R8A7743_CPG_MSSR_H__ |
| +#define __DT_BINDINGS_CLOCK_R8A7743_CPG_MSSR_H__ |
| + |
| +#include <dt-bindings/clock/renesas-cpg-mssr.h> |
| + |
| +/* r8a7743 CPG Core Clocks */ |
| +#define R8A7743_CLK_Z 0 |
| +#define R8A7743_CLK_ZG 1 |
| +#define R8A7743_CLK_ZTR 2 |
| +#define R8A7743_CLK_ZTRD2 3 |
| +#define R8A7743_CLK_ZT 4 |
| +#define R8A7743_CLK_ZX 5 |
| +#define R8A7743_CLK_ZS 6 |
| +#define R8A7743_CLK_HP 7 |
| +#define R8A7743_CLK_B 9 |
| +#define R8A7743_CLK_LB 10 |
| +#define R8A7743_CLK_P 11 |
| +#define R8A7743_CLK_CL 12 |
| +#define R8A7743_CLK_M2 13 |
| +#define R8A7743_CLK_ZB3 15 |
| +#define R8A7743_CLK_ZB3D2 16 |
| +#define R8A7743_CLK_DDR 17 |
| +#define R8A7743_CLK_SDH 18 |
| +#define R8A7743_CLK_SD0 19 |
| +#define R8A7743_CLK_SD2 20 |
| +#define R8A7743_CLK_SD3 21 |
| +#define R8A7743_CLK_MMC0 22 |
| +#define R8A7743_CLK_MP 23 |
| +#define R8A7743_CLK_QSPI 26 |
| +#define R8A7743_CLK_CP 27 |
| +#define R8A7743_CLK_RCAN 28 |
| +#define R8A7743_CLK_R 29 |
| +#define R8A7743_CLK_OSC 30 |
| + |
| +#endif /* __DT_BINDINGS_CLOCK_R8A7743_CPG_MSSR_H__ */ |