| // SPDX-License-Identifier: GPL-2.0-only |
| /* |
| * Copyright (c) Qualcomm Technologies, Inc. and/or its subsidiaries. |
| */ |
| |
| #include <linux/module.h> |
| #include <linux/of.h> |
| #include <linux/platform_device.h> |
| |
| #include "pinctrl-msm.h" |
| |
| #define REG_SIZE 0x1000 |
| #define PINGROUP(id, f1, f2, f3, f4, f5, f6, f7, f8, f9, f10, f11) \ |
| { \ |
| .grp = PINCTRL_PINGROUP("gpio" #id, \ |
| gpio##id##_pins, \ |
| ARRAY_SIZE(gpio##id##_pins)), \ |
| .funcs = (int[]){ \ |
| msm_mux_gpio, /* gpio mode */ \ |
| msm_mux_##f1, \ |
| msm_mux_##f2, \ |
| msm_mux_##f3, \ |
| msm_mux_##f4, \ |
| msm_mux_##f5, \ |
| msm_mux_##f6, \ |
| msm_mux_##f7, \ |
| msm_mux_##f8, \ |
| msm_mux_##f9, \ |
| msm_mux_##f10, \ |
| msm_mux_##f11 /* egpio mode */ \ |
| }, \ |
| .nfuncs = 12, \ |
| .ctl_reg = REG_SIZE * id, \ |
| .io_reg = 0x4 + REG_SIZE * id, \ |
| .intr_cfg_reg = 0x8 + REG_SIZE * id, \ |
| .intr_status_reg = 0xc + REG_SIZE * id, \ |
| .mux_bit = 2, \ |
| .pull_bit = 0, \ |
| .drv_bit = 6, \ |
| .egpio_enable = 12, \ |
| .egpio_present = 11, \ |
| .oe_bit = 9, \ |
| .in_bit = 0, \ |
| .out_bit = 1, \ |
| .intr_enable_bit = 0, \ |
| .intr_status_bit = 0, \ |
| .intr_wakeup_present_bit = 6, \ |
| .intr_wakeup_enable_bit = 7, \ |
| .intr_target_bit = 8, \ |
| .intr_target_kpss_val = 3, \ |
| .intr_raw_status_bit = 4, \ |
| .intr_polarity_bit = 1, \ |
| .intr_detection_bit = 2, \ |
| .intr_detection_width = 2, \ |
| } |
| |
| #define SDC_QDSD_PINGROUP(pg_name, ctl, pull, drv) \ |
| { \ |
| .grp = PINCTRL_PINGROUP(#pg_name, \ |
| pg_name##_pins, \ |
| ARRAY_SIZE(pg_name##_pins)), \ |
| .ctl_reg = ctl, \ |
| .io_reg = 0, \ |
| .intr_cfg_reg = 0, \ |
| .intr_status_reg = 0, \ |
| .mux_bit = -1, \ |
| .pull_bit = pull, \ |
| .drv_bit = drv, \ |
| .oe_bit = -1, \ |
| .in_bit = -1, \ |
| .out_bit = -1, \ |
| .intr_enable_bit = -1, \ |
| .intr_status_bit = -1, \ |
| .intr_target_bit = -1, \ |
| .intr_raw_status_bit = -1, \ |
| .intr_polarity_bit = -1, \ |
| .intr_detection_bit = -1, \ |
| .intr_detection_width = -1, \ |
| } |
| |
| #define UFS_RESET(pg_name, ctl, io) \ |
| { \ |
| .grp = PINCTRL_PINGROUP(#pg_name, \ |
| pg_name##_pins, \ |
| ARRAY_SIZE(pg_name##_pins)), \ |
| .ctl_reg = ctl, \ |
| .io_reg = io, \ |
| .intr_cfg_reg = 0, \ |
| .intr_status_reg = 0, \ |
| .mux_bit = -1, \ |
| .pull_bit = 3, \ |
| .drv_bit = 0, \ |
| .oe_bit = -1, \ |
| .in_bit = -1, \ |
| .out_bit = 0, \ |
| .intr_enable_bit = -1, \ |
| .intr_status_bit = -1, \ |
| .intr_target_bit = -1, \ |
| .intr_raw_status_bit = -1, \ |
| .intr_polarity_bit = -1, \ |
| .intr_detection_bit = -1, \ |
| .intr_detection_width = -1, \ |
| } |
| |
| static const struct pinctrl_pin_desc eliza_pins[] = { |
| PINCTRL_PIN(0, "GPIO_0"), |
| PINCTRL_PIN(1, "GPIO_1"), |
| PINCTRL_PIN(2, "GPIO_2"), |
| PINCTRL_PIN(3, "GPIO_3"), |
| PINCTRL_PIN(4, "GPIO_4"), |
| PINCTRL_PIN(5, "GPIO_5"), |
| PINCTRL_PIN(6, "GPIO_6"), |
| PINCTRL_PIN(7, "GPIO_7"), |
| PINCTRL_PIN(8, "GPIO_8"), |
| PINCTRL_PIN(9, "GPIO_9"), |
| PINCTRL_PIN(10, "GPIO_10"), |
| PINCTRL_PIN(11, "GPIO_11"), |
| PINCTRL_PIN(12, "GPIO_12"), |
| PINCTRL_PIN(13, "GPIO_13"), |
| PINCTRL_PIN(14, "GPIO_14"), |
| PINCTRL_PIN(15, "GPIO_15"), |
| PINCTRL_PIN(16, "GPIO_16"), |
| PINCTRL_PIN(17, "GPIO_17"), |
| PINCTRL_PIN(18, "GPIO_18"), |
| PINCTRL_PIN(19, "GPIO_19"), |
| PINCTRL_PIN(20, "GPIO_20"), |
| PINCTRL_PIN(21, "GPIO_21"), |
| PINCTRL_PIN(22, "GPIO_22"), |
| PINCTRL_PIN(23, "GPIO_23"), |
| PINCTRL_PIN(24, "GPIO_24"), |
| PINCTRL_PIN(25, "GPIO_25"), |
| PINCTRL_PIN(26, "GPIO_26"), |
| PINCTRL_PIN(27, "GPIO_27"), |
| PINCTRL_PIN(28, "GPIO_28"), |
| PINCTRL_PIN(29, "GPIO_29"), |
| PINCTRL_PIN(30, "GPIO_30"), |
| PINCTRL_PIN(31, "GPIO_31"), |
| PINCTRL_PIN(32, "GPIO_32"), |
| PINCTRL_PIN(33, "GPIO_33"), |
| PINCTRL_PIN(34, "GPIO_34"), |
| PINCTRL_PIN(35, "GPIO_35"), |
| PINCTRL_PIN(36, "GPIO_36"), |
| PINCTRL_PIN(37, "GPIO_37"), |
| PINCTRL_PIN(38, "GPIO_38"), |
| PINCTRL_PIN(39, "GPIO_39"), |
| PINCTRL_PIN(40, "GPIO_40"), |
| PINCTRL_PIN(41, "GPIO_41"), |
| PINCTRL_PIN(42, "GPIO_42"), |
| PINCTRL_PIN(43, "GPIO_43"), |
| PINCTRL_PIN(44, "GPIO_44"), |
| PINCTRL_PIN(45, "GPIO_45"), |
| PINCTRL_PIN(46, "GPIO_46"), |
| PINCTRL_PIN(47, "GPIO_47"), |
| PINCTRL_PIN(48, "GPIO_48"), |
| PINCTRL_PIN(49, "GPIO_49"), |
| PINCTRL_PIN(50, "GPIO_50"), |
| PINCTRL_PIN(51, "GPIO_51"), |
| PINCTRL_PIN(52, "GPIO_52"), |
| PINCTRL_PIN(53, "GPIO_53"), |
| PINCTRL_PIN(54, "GPIO_54"), |
| PINCTRL_PIN(55, "GPIO_55"), |
| PINCTRL_PIN(56, "GPIO_56"), |
| PINCTRL_PIN(57, "GPIO_57"), |
| PINCTRL_PIN(58, "GPIO_58"), |
| PINCTRL_PIN(59, "GPIO_59"), |
| PINCTRL_PIN(60, "GPIO_60"), |
| PINCTRL_PIN(61, "GPIO_61"), |
| PINCTRL_PIN(62, "GPIO_62"), |
| PINCTRL_PIN(63, "GPIO_63"), |
| PINCTRL_PIN(64, "GPIO_64"), |
| PINCTRL_PIN(65, "GPIO_65"), |
| PINCTRL_PIN(66, "GPIO_66"), |
| PINCTRL_PIN(67, "GPIO_67"), |
| PINCTRL_PIN(68, "GPIO_68"), |
| PINCTRL_PIN(69, "GPIO_69"), |
| PINCTRL_PIN(70, "GPIO_70"), |
| PINCTRL_PIN(71, "GPIO_71"), |
| PINCTRL_PIN(72, "GPIO_72"), |
| PINCTRL_PIN(73, "GPIO_73"), |
| PINCTRL_PIN(74, "GPIO_74"), |
| PINCTRL_PIN(75, "GPIO_75"), |
| PINCTRL_PIN(76, "GPIO_76"), |
| PINCTRL_PIN(77, "GPIO_77"), |
| PINCTRL_PIN(78, "GPIO_78"), |
| PINCTRL_PIN(79, "GPIO_79"), |
| PINCTRL_PIN(80, "GPIO_80"), |
| PINCTRL_PIN(81, "GPIO_81"), |
| PINCTRL_PIN(82, "GPIO_82"), |
| PINCTRL_PIN(83, "GPIO_83"), |
| PINCTRL_PIN(84, "GPIO_84"), |
| PINCTRL_PIN(85, "GPIO_85"), |
| PINCTRL_PIN(86, "GPIO_86"), |
| PINCTRL_PIN(87, "GPIO_87"), |
| PINCTRL_PIN(88, "GPIO_88"), |
| PINCTRL_PIN(89, "GPIO_89"), |
| PINCTRL_PIN(90, "GPIO_90"), |
| PINCTRL_PIN(91, "GPIO_91"), |
| PINCTRL_PIN(92, "GPIO_92"), |
| PINCTRL_PIN(93, "GPIO_93"), |
| PINCTRL_PIN(94, "GPIO_94"), |
| PINCTRL_PIN(95, "GPIO_95"), |
| PINCTRL_PIN(96, "GPIO_96"), |
| PINCTRL_PIN(97, "GPIO_97"), |
| PINCTRL_PIN(98, "GPIO_98"), |
| PINCTRL_PIN(99, "GPIO_99"), |
| PINCTRL_PIN(100, "GPIO_100"), |
| PINCTRL_PIN(101, "GPIO_101"), |
| PINCTRL_PIN(102, "GPIO_102"), |
| PINCTRL_PIN(103, "GPIO_103"), |
| PINCTRL_PIN(104, "GPIO_104"), |
| PINCTRL_PIN(105, "GPIO_105"), |
| PINCTRL_PIN(106, "GPIO_106"), |
| PINCTRL_PIN(107, "GPIO_107"), |
| PINCTRL_PIN(108, "GPIO_108"), |
| PINCTRL_PIN(109, "GPIO_109"), |
| PINCTRL_PIN(110, "GPIO_110"), |
| PINCTRL_PIN(111, "GPIO_111"), |
| PINCTRL_PIN(112, "GPIO_112"), |
| PINCTRL_PIN(113, "GPIO_113"), |
| PINCTRL_PIN(114, "GPIO_114"), |
| PINCTRL_PIN(115, "GPIO_115"), |
| PINCTRL_PIN(116, "GPIO_116"), |
| PINCTRL_PIN(117, "GPIO_117"), |
| PINCTRL_PIN(118, "GPIO_118"), |
| PINCTRL_PIN(119, "GPIO_119"), |
| PINCTRL_PIN(120, "GPIO_120"), |
| PINCTRL_PIN(121, "GPIO_121"), |
| PINCTRL_PIN(122, "GPIO_122"), |
| PINCTRL_PIN(123, "GPIO_123"), |
| PINCTRL_PIN(124, "GPIO_124"), |
| PINCTRL_PIN(125, "GPIO_125"), |
| PINCTRL_PIN(126, "GPIO_126"), |
| PINCTRL_PIN(127, "GPIO_127"), |
| PINCTRL_PIN(128, "GPIO_128"), |
| PINCTRL_PIN(129, "GPIO_129"), |
| PINCTRL_PIN(130, "GPIO_130"), |
| PINCTRL_PIN(131, "GPIO_131"), |
| PINCTRL_PIN(132, "GPIO_132"), |
| PINCTRL_PIN(133, "GPIO_133"), |
| PINCTRL_PIN(134, "GPIO_134"), |
| PINCTRL_PIN(135, "GPIO_135"), |
| PINCTRL_PIN(136, "GPIO_136"), |
| PINCTRL_PIN(137, "GPIO_137"), |
| PINCTRL_PIN(138, "GPIO_138"), |
| PINCTRL_PIN(139, "GPIO_139"), |
| PINCTRL_PIN(140, "GPIO_140"), |
| PINCTRL_PIN(141, "GPIO_141"), |
| PINCTRL_PIN(142, "GPIO_142"), |
| PINCTRL_PIN(143, "GPIO_143"), |
| PINCTRL_PIN(144, "GPIO_144"), |
| PINCTRL_PIN(145, "GPIO_145"), |
| PINCTRL_PIN(146, "GPIO_146"), |
| PINCTRL_PIN(147, "GPIO_147"), |
| PINCTRL_PIN(148, "GPIO_148"), |
| PINCTRL_PIN(149, "GPIO_149"), |
| PINCTRL_PIN(150, "GPIO_150"), |
| PINCTRL_PIN(151, "GPIO_151"), |
| PINCTRL_PIN(152, "GPIO_152"), |
| PINCTRL_PIN(153, "GPIO_153"), |
| PINCTRL_PIN(154, "GPIO_154"), |
| PINCTRL_PIN(155, "GPIO_155"), |
| PINCTRL_PIN(156, "GPIO_156"), |
| PINCTRL_PIN(157, "GPIO_157"), |
| PINCTRL_PIN(158, "GPIO_158"), |
| PINCTRL_PIN(159, "GPIO_159"), |
| PINCTRL_PIN(160, "GPIO_160"), |
| PINCTRL_PIN(161, "GPIO_161"), |
| PINCTRL_PIN(162, "GPIO_162"), |
| PINCTRL_PIN(163, "GPIO_163"), |
| PINCTRL_PIN(164, "GPIO_164"), |
| PINCTRL_PIN(165, "GPIO_165"), |
| PINCTRL_PIN(166, "GPIO_166"), |
| PINCTRL_PIN(167, "GPIO_167"), |
| PINCTRL_PIN(168, "GPIO_168"), |
| PINCTRL_PIN(169, "GPIO_169"), |
| PINCTRL_PIN(170, "GPIO_170"), |
| PINCTRL_PIN(171, "GPIO_171"), |
| PINCTRL_PIN(172, "GPIO_172"), |
| PINCTRL_PIN(173, "GPIO_173"), |
| PINCTRL_PIN(174, "GPIO_174"), |
| PINCTRL_PIN(175, "GPIO_175"), |
| PINCTRL_PIN(176, "GPIO_176"), |
| PINCTRL_PIN(177, "GPIO_177"), |
| PINCTRL_PIN(178, "GPIO_178"), |
| PINCTRL_PIN(179, "GPIO_179"), |
| PINCTRL_PIN(180, "GPIO_180"), |
| PINCTRL_PIN(181, "GPIO_181"), |
| PINCTRL_PIN(182, "GPIO_182"), |
| PINCTRL_PIN(183, "GPIO_183"), |
| PINCTRL_PIN(184, "GPIO_184"), |
| PINCTRL_PIN(185, "UFS_RESET"), |
| }; |
| |
| #define DECLARE_MSM_GPIO_PINS(pin) \ |
| static const unsigned int gpio##pin##_pins[] = { pin } |
| DECLARE_MSM_GPIO_PINS(0); |
| DECLARE_MSM_GPIO_PINS(1); |
| DECLARE_MSM_GPIO_PINS(2); |
| DECLARE_MSM_GPIO_PINS(3); |
| DECLARE_MSM_GPIO_PINS(4); |
| DECLARE_MSM_GPIO_PINS(5); |
| DECLARE_MSM_GPIO_PINS(6); |
| DECLARE_MSM_GPIO_PINS(7); |
| DECLARE_MSM_GPIO_PINS(8); |
| DECLARE_MSM_GPIO_PINS(9); |
| DECLARE_MSM_GPIO_PINS(10); |
| DECLARE_MSM_GPIO_PINS(11); |
| DECLARE_MSM_GPIO_PINS(12); |
| DECLARE_MSM_GPIO_PINS(13); |
| DECLARE_MSM_GPIO_PINS(14); |
| DECLARE_MSM_GPIO_PINS(15); |
| DECLARE_MSM_GPIO_PINS(16); |
| DECLARE_MSM_GPIO_PINS(17); |
| DECLARE_MSM_GPIO_PINS(18); |
| DECLARE_MSM_GPIO_PINS(19); |
| DECLARE_MSM_GPIO_PINS(20); |
| DECLARE_MSM_GPIO_PINS(21); |
| DECLARE_MSM_GPIO_PINS(22); |
| DECLARE_MSM_GPIO_PINS(23); |
| DECLARE_MSM_GPIO_PINS(24); |
| DECLARE_MSM_GPIO_PINS(25); |
| DECLARE_MSM_GPIO_PINS(26); |
| DECLARE_MSM_GPIO_PINS(27); |
| DECLARE_MSM_GPIO_PINS(28); |
| DECLARE_MSM_GPIO_PINS(29); |
| DECLARE_MSM_GPIO_PINS(30); |
| DECLARE_MSM_GPIO_PINS(31); |
| DECLARE_MSM_GPIO_PINS(32); |
| DECLARE_MSM_GPIO_PINS(33); |
| DECLARE_MSM_GPIO_PINS(34); |
| DECLARE_MSM_GPIO_PINS(35); |
| DECLARE_MSM_GPIO_PINS(36); |
| DECLARE_MSM_GPIO_PINS(37); |
| DECLARE_MSM_GPIO_PINS(38); |
| DECLARE_MSM_GPIO_PINS(39); |
| DECLARE_MSM_GPIO_PINS(40); |
| DECLARE_MSM_GPIO_PINS(41); |
| DECLARE_MSM_GPIO_PINS(42); |
| DECLARE_MSM_GPIO_PINS(43); |
| DECLARE_MSM_GPIO_PINS(44); |
| DECLARE_MSM_GPIO_PINS(45); |
| DECLARE_MSM_GPIO_PINS(46); |
| DECLARE_MSM_GPIO_PINS(47); |
| DECLARE_MSM_GPIO_PINS(48); |
| DECLARE_MSM_GPIO_PINS(49); |
| DECLARE_MSM_GPIO_PINS(50); |
| DECLARE_MSM_GPIO_PINS(51); |
| DECLARE_MSM_GPIO_PINS(52); |
| DECLARE_MSM_GPIO_PINS(53); |
| DECLARE_MSM_GPIO_PINS(54); |
| DECLARE_MSM_GPIO_PINS(55); |
| DECLARE_MSM_GPIO_PINS(56); |
| DECLARE_MSM_GPIO_PINS(57); |
| DECLARE_MSM_GPIO_PINS(58); |
| DECLARE_MSM_GPIO_PINS(59); |
| DECLARE_MSM_GPIO_PINS(60); |
| DECLARE_MSM_GPIO_PINS(61); |
| DECLARE_MSM_GPIO_PINS(62); |
| DECLARE_MSM_GPIO_PINS(63); |
| DECLARE_MSM_GPIO_PINS(64); |
| DECLARE_MSM_GPIO_PINS(65); |
| DECLARE_MSM_GPIO_PINS(66); |
| DECLARE_MSM_GPIO_PINS(67); |
| DECLARE_MSM_GPIO_PINS(68); |
| DECLARE_MSM_GPIO_PINS(69); |
| DECLARE_MSM_GPIO_PINS(70); |
| DECLARE_MSM_GPIO_PINS(71); |
| DECLARE_MSM_GPIO_PINS(72); |
| DECLARE_MSM_GPIO_PINS(73); |
| DECLARE_MSM_GPIO_PINS(74); |
| DECLARE_MSM_GPIO_PINS(75); |
| DECLARE_MSM_GPIO_PINS(76); |
| DECLARE_MSM_GPIO_PINS(77); |
| DECLARE_MSM_GPIO_PINS(78); |
| DECLARE_MSM_GPIO_PINS(79); |
| DECLARE_MSM_GPIO_PINS(80); |
| DECLARE_MSM_GPIO_PINS(81); |
| DECLARE_MSM_GPIO_PINS(82); |
| DECLARE_MSM_GPIO_PINS(83); |
| DECLARE_MSM_GPIO_PINS(84); |
| DECLARE_MSM_GPIO_PINS(85); |
| DECLARE_MSM_GPIO_PINS(86); |
| DECLARE_MSM_GPIO_PINS(87); |
| DECLARE_MSM_GPIO_PINS(88); |
| DECLARE_MSM_GPIO_PINS(89); |
| DECLARE_MSM_GPIO_PINS(90); |
| DECLARE_MSM_GPIO_PINS(91); |
| DECLARE_MSM_GPIO_PINS(92); |
| DECLARE_MSM_GPIO_PINS(93); |
| DECLARE_MSM_GPIO_PINS(94); |
| DECLARE_MSM_GPIO_PINS(95); |
| DECLARE_MSM_GPIO_PINS(96); |
| DECLARE_MSM_GPIO_PINS(97); |
| DECLARE_MSM_GPIO_PINS(98); |
| DECLARE_MSM_GPIO_PINS(99); |
| DECLARE_MSM_GPIO_PINS(100); |
| DECLARE_MSM_GPIO_PINS(101); |
| DECLARE_MSM_GPIO_PINS(102); |
| DECLARE_MSM_GPIO_PINS(103); |
| DECLARE_MSM_GPIO_PINS(104); |
| DECLARE_MSM_GPIO_PINS(105); |
| DECLARE_MSM_GPIO_PINS(106); |
| DECLARE_MSM_GPIO_PINS(107); |
| DECLARE_MSM_GPIO_PINS(108); |
| DECLARE_MSM_GPIO_PINS(109); |
| DECLARE_MSM_GPIO_PINS(110); |
| DECLARE_MSM_GPIO_PINS(111); |
| DECLARE_MSM_GPIO_PINS(112); |
| DECLARE_MSM_GPIO_PINS(113); |
| DECLARE_MSM_GPIO_PINS(114); |
| DECLARE_MSM_GPIO_PINS(115); |
| DECLARE_MSM_GPIO_PINS(116); |
| DECLARE_MSM_GPIO_PINS(117); |
| DECLARE_MSM_GPIO_PINS(118); |
| DECLARE_MSM_GPIO_PINS(119); |
| DECLARE_MSM_GPIO_PINS(120); |
| DECLARE_MSM_GPIO_PINS(121); |
| DECLARE_MSM_GPIO_PINS(122); |
| DECLARE_MSM_GPIO_PINS(123); |
| DECLARE_MSM_GPIO_PINS(124); |
| DECLARE_MSM_GPIO_PINS(125); |
| DECLARE_MSM_GPIO_PINS(126); |
| DECLARE_MSM_GPIO_PINS(127); |
| DECLARE_MSM_GPIO_PINS(128); |
| DECLARE_MSM_GPIO_PINS(129); |
| DECLARE_MSM_GPIO_PINS(130); |
| DECLARE_MSM_GPIO_PINS(131); |
| DECLARE_MSM_GPIO_PINS(132); |
| DECLARE_MSM_GPIO_PINS(133); |
| DECLARE_MSM_GPIO_PINS(134); |
| DECLARE_MSM_GPIO_PINS(135); |
| DECLARE_MSM_GPIO_PINS(136); |
| DECLARE_MSM_GPIO_PINS(137); |
| DECLARE_MSM_GPIO_PINS(138); |
| DECLARE_MSM_GPIO_PINS(139); |
| DECLARE_MSM_GPIO_PINS(140); |
| DECLARE_MSM_GPIO_PINS(141); |
| DECLARE_MSM_GPIO_PINS(142); |
| DECLARE_MSM_GPIO_PINS(143); |
| DECLARE_MSM_GPIO_PINS(144); |
| DECLARE_MSM_GPIO_PINS(145); |
| DECLARE_MSM_GPIO_PINS(146); |
| DECLARE_MSM_GPIO_PINS(147); |
| DECLARE_MSM_GPIO_PINS(148); |
| DECLARE_MSM_GPIO_PINS(149); |
| DECLARE_MSM_GPIO_PINS(150); |
| DECLARE_MSM_GPIO_PINS(151); |
| DECLARE_MSM_GPIO_PINS(152); |
| DECLARE_MSM_GPIO_PINS(153); |
| DECLARE_MSM_GPIO_PINS(154); |
| DECLARE_MSM_GPIO_PINS(155); |
| DECLARE_MSM_GPIO_PINS(156); |
| DECLARE_MSM_GPIO_PINS(157); |
| DECLARE_MSM_GPIO_PINS(158); |
| DECLARE_MSM_GPIO_PINS(159); |
| DECLARE_MSM_GPIO_PINS(160); |
| DECLARE_MSM_GPIO_PINS(161); |
| DECLARE_MSM_GPIO_PINS(162); |
| DECLARE_MSM_GPIO_PINS(163); |
| DECLARE_MSM_GPIO_PINS(164); |
| DECLARE_MSM_GPIO_PINS(165); |
| DECLARE_MSM_GPIO_PINS(166); |
| DECLARE_MSM_GPIO_PINS(167); |
| DECLARE_MSM_GPIO_PINS(168); |
| DECLARE_MSM_GPIO_PINS(169); |
| DECLARE_MSM_GPIO_PINS(170); |
| DECLARE_MSM_GPIO_PINS(171); |
| DECLARE_MSM_GPIO_PINS(172); |
| DECLARE_MSM_GPIO_PINS(173); |
| DECLARE_MSM_GPIO_PINS(174); |
| DECLARE_MSM_GPIO_PINS(175); |
| DECLARE_MSM_GPIO_PINS(176); |
| DECLARE_MSM_GPIO_PINS(177); |
| DECLARE_MSM_GPIO_PINS(178); |
| DECLARE_MSM_GPIO_PINS(179); |
| DECLARE_MSM_GPIO_PINS(180); |
| DECLARE_MSM_GPIO_PINS(181); |
| DECLARE_MSM_GPIO_PINS(182); |
| DECLARE_MSM_GPIO_PINS(183); |
| DECLARE_MSM_GPIO_PINS(184); |
| |
| static const unsigned int ufs_reset_pins[] = { 185 }; |
| |
| enum eliza_functions { |
| msm_mux_gpio, |
| msm_mux_aoss_cti, |
| msm_mux_atest_char, |
| msm_mux_atest_usb, |
| msm_mux_audio_ext_mclk0, |
| msm_mux_audio_ref_clk, |
| msm_mux_cam_mclk, |
| msm_mux_cci_async_in, |
| msm_mux_cci_i2c_scl, |
| msm_mux_cci_i2c_sda, |
| msm_mux_cci_timer, |
| msm_mux_coex_uart1_rx, |
| msm_mux_coex_uart1_tx, |
| msm_mux_coex_uart2_rx, |
| msm_mux_coex_uart2_tx, |
| msm_mux_dbg_out_clk, |
| msm_mux_ddr_bist_complete, |
| msm_mux_ddr_bist_fail, |
| msm_mux_ddr_bist_start, |
| msm_mux_ddr_bist_stop, |
| msm_mux_ddr_pxi0, |
| msm_mux_ddr_pxi1, |
| msm_mux_dp0_hot, |
| msm_mux_egpio, |
| msm_mux_gcc_gp1, |
| msm_mux_gcc_gp2, |
| msm_mux_gcc_gp3, |
| msm_mux_gnss_adc0, |
| msm_mux_gnss_adc1, |
| msm_mux_hdmi_ddc_scl, |
| msm_mux_hdmi_ddc_sda, |
| msm_mux_hdmi_dtest0, |
| msm_mux_hdmi_dtest1, |
| msm_mux_hdmi_hot_plug, |
| msm_mux_hdmi_pixel_clk, |
| msm_mux_hdmi_rcv_det, |
| msm_mux_hdmi_tx_cec, |
| msm_mux_host2wlan_sol, |
| msm_mux_i2s0_data0, |
| msm_mux_i2s0_data1, |
| msm_mux_i2s0_sck, |
| msm_mux_i2s0_ws, |
| msm_mux_ibi_i3c, |
| msm_mux_jitter_bist, |
| msm_mux_mdp_esync0_out, |
| msm_mux_mdp_esync1_out, |
| msm_mux_mdp_vsync, |
| msm_mux_mdp_vsync0_out, |
| msm_mux_mdp_vsync11_out, |
| msm_mux_mdp_vsync1_out, |
| msm_mux_mdp_vsync2_out, |
| msm_mux_mdp_vsync3_out, |
| msm_mux_mdp_vsync_e, |
| msm_mux_nav_gpio0, |
| msm_mux_nav_gpio1, |
| msm_mux_nav_gpio2, |
| msm_mux_nav_gpio3, |
| msm_mux_pcie0_clk_req_n, |
| msm_mux_pcie1_clk_req_n, |
| msm_mux_phase_flag, |
| msm_mux_pll_bist_sync, |
| msm_mux_pll_clk_aux, |
| msm_mux_prng_rosc0, |
| msm_mux_prng_rosc1, |
| msm_mux_prng_rosc2, |
| msm_mux_prng_rosc3, |
| msm_mux_qdss_cti, |
| msm_mux_qdss_gpio_traceclk, |
| msm_mux_qdss_gpio_tracectl, |
| msm_mux_qdss_gpio_tracedata, |
| msm_mux_qlink_big_enable, |
| msm_mux_qlink_big_request, |
| msm_mux_qlink_little_enable, |
| msm_mux_qlink_little_request, |
| msm_mux_qlink_wmss, |
| msm_mux_qspi0, |
| msm_mux_qspi_clk, |
| msm_mux_qspi_cs, |
| msm_mux_qup1_se0, |
| msm_mux_qup1_se1, |
| msm_mux_qup1_se2, |
| msm_mux_qup1_se3, |
| msm_mux_qup1_se4, |
| msm_mux_qup1_se5, |
| msm_mux_qup1_se6, |
| msm_mux_qup1_se7, |
| msm_mux_qup2_se0, |
| msm_mux_qup2_se1, |
| msm_mux_qup2_se2, |
| msm_mux_qup2_se3, |
| msm_mux_qup2_se4, |
| msm_mux_qup2_se5, |
| msm_mux_qup2_se6, |
| msm_mux_qup2_se7, |
| msm_mux_resout_gpio, |
| msm_mux_sd_write_protect, |
| msm_mux_sdc1, |
| msm_mux_sdc2, |
| msm_mux_sdc2_fb_clk, |
| msm_mux_tb_trig_sdc1, |
| msm_mux_tb_trig_sdc2, |
| msm_mux_tmess_prng0, |
| msm_mux_tmess_prng1, |
| msm_mux_tmess_prng2, |
| msm_mux_tmess_prng3, |
| msm_mux_tsense_pwm1, |
| msm_mux_tsense_pwm2, |
| msm_mux_tsense_pwm3, |
| msm_mux_tsense_pwm4, |
| msm_mux_uim0_clk, |
| msm_mux_uim0_data, |
| msm_mux_uim0_present, |
| msm_mux_uim0_reset, |
| msm_mux_uim1_clk, |
| msm_mux_uim1_data, |
| msm_mux_uim1_present, |
| msm_mux_uim1_reset, |
| msm_mux_usb0_hs, |
| msm_mux_usb_phy, |
| msm_mux_vfr_0, |
| msm_mux_vfr_1, |
| msm_mux_vsense_trigger_mirnat, |
| msm_mux_wcn_sw_ctrl, |
| msm_mux__, |
| }; |
| |
| static const char *const gpio_groups[] = { |
| "gpio0", "gpio1", "gpio2", "gpio3", "gpio4", "gpio5", |
| "gpio6", "gpio7", "gpio8", "gpio9", "gpio10", "gpio11", |
| "gpio12", "gpio13", "gpio16", "gpio17", "gpio18", "gpio19", |
| "gpio20", "gpio21", "gpio22", "gpio23", "gpio26", "gpio27", |
| "gpio28", "gpio29", "gpio30", "gpio31", "gpio32", "gpio33", |
| "gpio34", "gpio35", "gpio36", "gpio37", "gpio38", "gpio39", |
| "gpio40", "gpio42", "gpio44", "gpio45", "gpio46", "gpio47", |
| "gpio48", "gpio49", "gpio50", "gpio51", "gpio52", "gpio53", |
| "gpio54", "gpio55", "gpio56", "gpio57", "gpio58", "gpio59", |
| "gpio60", "gpio61", "gpio62", "gpio63", "gpio64", "gpio65", |
| "gpio66", "gpio67", "gpio68", "gpio69", "gpio70", "gpio71", |
| "gpio72", "gpio73", "gpio74", "gpio75", "gpio76", "gpio77", |
| "gpio78", "gpio79", "gpio80", "gpio81", "gpio82", "gpio84", |
| "gpio85", "gpio86", "gpio87", "gpio88", "gpio89", "gpio90", |
| "gpio91", "gpio92", "gpio93", "gpio94", "gpio95", "gpio96", |
| "gpio97", "gpio98", "gpio99", "gpio100", "gpio101", "gpio102", |
| "gpio103", "gpio104", "gpio105", "gpio106", "gpio107", "gpio108", |
| "gpio109", "gpio110", "gpio111", "gpio112", "gpio113", "gpio114", |
| "gpio115", "gpio116", "gpio117", "gpio118", "gpio119", "gpio120", |
| "gpio121", "gpio122", "gpio123", "gpio124", "gpio125", "gpio126", |
| "gpio127", "gpio128", "gpio129", "gpio130", "gpio131", "gpio132", |
| "gpio133", "gpio134", "gpio135", "gpio138", "gpio139", "gpio140", |
| "gpio141", "gpio142", "gpio143", "gpio144", "gpio145", "gpio146", |
| "gpio147", "gpio148", "gpio149", "gpio150", "gpio151", "gpio152", |
| "gpio153", "gpio154", "gpio155", "gpio156", "gpio157", "gpio158", |
| "gpio159", "gpio160", "gpio161", "gpio162", "gpio163", "gpio164", |
| "gpio165", "gpio166", "gpio167", "gpio168", "gpio169", "gpio170", |
| "gpio171", "gpio172", "gpio173", "gpio174", "gpio175", "gpio176", |
| "gpio177", "gpio178", "gpio179", "gpio180", "gpio181", "gpio182", |
| "gpio184", |
| }; |
| |
| static const char *const aoss_cti_groups[] = { |
| "gpio0", "gpio1", "gpio26", "gpio27", |
| }; |
| |
| static const char *const atest_char_groups[] = { |
| "gpio71", "gpio70", "gpio72", "gpio74", "gpio73", |
| }; |
| |
| static const char *const atest_usb_groups[] = { |
| "gpio55", "gpio54", |
| }; |
| |
| static const char *const audio_ext_mclk0_groups[] = { |
| "gpio69", |
| }; |
| |
| static const char *const audio_ref_clk_groups[] = { |
| "gpio32", |
| }; |
| |
| static const char *const cam_mclk_groups[] = { |
| "gpio65", "gpio66", "gpio67", "gpio68", "gpio69", |
| }; |
| |
| static const char *const cci_async_in_groups[] = { |
| "gpio115", "gpio31", "gpio30", |
| }; |
| |
| static const char *const cci_i2c_scl_groups[] = { |
| "gpio71", "gpio73", "gpio75", "gpio77", |
| }; |
| |
| static const char *const cci_i2c_sda_groups[] = { |
| "gpio70", "gpio72", "gpio74", "gpio76", |
| }; |
| |
| static const char *const cci_timer_groups[] = { |
| "gpio76", "gpio63", "gpio125", "gpio126", "gpio127", |
| }; |
| |
| static const char *const coex_uart1_rx_groups[] = { |
| "gpio112", |
| }; |
| |
| static const char *const coex_uart1_tx_groups[] = { |
| "gpio111", |
| }; |
| |
| static const char *const coex_uart2_rx_groups[] = { |
| "gpio116", |
| }; |
| |
| static const char *const coex_uart2_tx_groups[] = { |
| "gpio100", |
| }; |
| |
| static const char *const dbg_out_clk_groups[] = { |
| "gpio81", |
| }; |
| |
| static const char *const ddr_bist_complete_groups[] = { |
| "gpio52", |
| }; |
| |
| static const char *const ddr_bist_fail_groups[] = { |
| "gpio147", |
| }; |
| |
| static const char *const ddr_bist_start_groups[] = { |
| "gpio34", |
| }; |
| |
| static const char *const ddr_bist_stop_groups[] = { |
| "gpio53", |
| }; |
| |
| static const char *const ddr_pxi0_groups[] = { |
| "gpio54", "gpio55", |
| }; |
| |
| static const char *const ddr_pxi1_groups[] = { |
| "gpio40", "gpio42", |
| }; |
| |
| static const char *const dp0_hot_groups[] = { |
| "gpio55", |
| }; |
| |
| static const char *const egpio_groups[] = { |
| "gpio28", "gpio29", "gpio30", "gpio31", "gpio138", "gpio139", |
| "gpio140", "gpio141", "gpio142", "gpio143", "gpio144", "gpio145", |
| "gpio146", "gpio147", "gpio148", "gpio149", "gpio150", "gpio151", |
| "gpio152", "gpio153", "gpio154", "gpio155", "gpio156", "gpio157", |
| "gpio158", "gpio159", "gpio160", "gpio161", "gpio162", "gpio163", |
| "gpio164", "gpio165", "gpio166", "gpio167", "gpio168", "gpio169", |
| "gpio170", "gpio171", "gpio172", "gpio173", "gpio174", "gpio175", |
| "gpio176", "gpio177", "gpio178", "gpio179", "gpio180", "gpio181", |
| "gpio182", "gpio184", |
| }; |
| |
| static const char *const gcc_gp1_groups[] = { |
| "gpio27", "gpio53", |
| }; |
| |
| static const char *const gcc_gp2_groups[] = { |
| "gpio32", "gpio35", |
| }; |
| |
| static const char *const gcc_gp3_groups[] = { |
| "gpio30", "gpio33", |
| }; |
| |
| static const char *const gnss_adc0_groups[] = { |
| "gpio42", "gpio55", |
| }; |
| |
| static const char *const gnss_adc1_groups[] = { |
| "gpio40", "gpio54", |
| }; |
| |
| static const char *const hdmi_ddc_scl_groups[] = { |
| "gpio6", |
| }; |
| |
| static const char *const hdmi_ddc_sda_groups[] = { |
| "gpio7", |
| }; |
| |
| static const char *const hdmi_dtest0_groups[] = { |
| "gpio132", |
| }; |
| |
| static const char *const hdmi_dtest1_groups[] = { |
| "gpio133", |
| }; |
| |
| static const char *const hdmi_hot_plug_groups[] = { |
| "gpio47", |
| }; |
| |
| static const char *const hdmi_pixel_clk_groups[] = { |
| "gpio18", |
| }; |
| |
| static const char *const hdmi_rcv_det_groups[] = { |
| "gpio19", |
| }; |
| |
| static const char *const hdmi_tx_cec_groups[] = { |
| "gpio46", |
| }; |
| |
| static const char *const host2wlan_sol_groups[] = { |
| "gpio33", |
| }; |
| |
| static const char *const i2s0_data0_groups[] = { |
| "gpio64", |
| }; |
| |
| static const char *const i2s0_data1_groups[] = { |
| "gpio63", |
| }; |
| |
| static const char *const i2s0_sck_groups[] = { |
| "gpio60", |
| }; |
| |
| static const char *const i2s0_ws_groups[] = { |
| "gpio61", |
| }; |
| |
| static const char *const ibi_i3c_groups[] = { |
| "gpio0", "gpio1", "gpio4", "gpio5", "gpio12", "gpio13", |
| "gpio28", "gpio29", "gpio32", "gpio33", "gpio36", "gpio37", |
| }; |
| |
| static const char *const jitter_bist_groups[] = { |
| "gpio77", |
| }; |
| |
| static const char *const mdp_esync0_out_groups[] = { |
| "gpio13", |
| }; |
| |
| static const char *const mdp_esync1_out_groups[] = { |
| "gpio12", |
| }; |
| |
| static const char *const mdp_vsync_groups[] = { |
| "gpio16", "gpio17", "gpio79", "gpio100", "gpio120", "gpio121", |
| }; |
| |
| static const char *const mdp_vsync0_out_groups[] = { |
| "gpio17", |
| }; |
| |
| static const char *const mdp_vsync11_out_groups[] = { |
| "gpio27", |
| }; |
| |
| static const char *const mdp_vsync1_out_groups[] = { |
| "gpio17", |
| }; |
| |
| static const char *const mdp_vsync2_out_groups[] = { |
| "gpio16", |
| }; |
| |
| static const char *const mdp_vsync3_out_groups[] = { |
| "gpio16", |
| }; |
| |
| static const char *const mdp_vsync_e_groups[] = { |
| "gpio13", |
| }; |
| |
| static const char *const nav_gpio0_groups[] = { |
| "gpio119", |
| }; |
| |
| static const char *const nav_gpio1_groups[] = { |
| "gpio117", |
| }; |
| |
| static const char *const nav_gpio2_groups[] = { |
| "gpio118", |
| }; |
| |
| static const char *const nav_gpio3_groups[] = { |
| "gpio113", |
| }; |
| |
| static const char *const pcie0_clk_req_n_groups[] = { |
| "gpio80", |
| }; |
| |
| static const char *const pcie1_clk_req_n_groups[] = { |
| "gpio52", |
| }; |
| |
| static const char *const phase_flag_groups[] = { |
| "gpio71", "gpio70", "gpio174", "gpio175", "gpio172", "gpio171", |
| "gpio170", "gpio169", "gpio168", "gpio167", "gpio166", "gpio165", |
| "gpio182", "gpio164", "gpio163", "gpio162", "gpio161", "gpio160", |
| "gpio159", "gpio158", "gpio157", "gpio80", "gpio78", "gpio181", |
| "gpio76", "gpio75", "gpio180", "gpio179", "gpio178", "gpio177", |
| "gpio176", "gpio173", |
| }; |
| |
| static const char *const pll_bist_sync_groups[] = { |
| "gpio184", |
| }; |
| |
| static const char *const pll_clk_aux_groups[] = { |
| "gpio135", |
| }; |
| |
| static const char *const prng_rosc0_groups[] = { |
| "gpio67", |
| }; |
| |
| static const char *const prng_rosc1_groups[] = { |
| "gpio69", |
| }; |
| |
| static const char *const prng_rosc2_groups[] = { |
| "gpio76", |
| }; |
| |
| static const char *const prng_rosc3_groups[] = { |
| "gpio74", |
| }; |
| |
| static const char *const qdss_cti_groups[] = { |
| "gpio18", "gpio19", "gpio32", "gpio73", |
| "gpio74", "gpio154", "gpio176", "gpio184", |
| }; |
| |
| static const char *const qdss_gpio_traceclk_groups[] = { |
| "gpio54", "gpio147", |
| }; |
| |
| static const char *const qdss_gpio_tracectl_groups[] = { |
| "gpio72", "gpio144", |
| }; |
| |
| static const char *const qdss_gpio_tracedata_groups[] = { |
| "gpio30", "gpio31", "gpio34", "gpio35", "gpio40", "gpio42", |
| "gpio52", "gpio53", "gpio65", "gpio66", "gpio67", "gpio114", |
| "gpio132", "gpio133", "gpio134", "gpio135", "gpio145", "gpio146", |
| "gpio155", "gpio156", "gpio163", "gpio164", "gpio167", "gpio168", |
| "gpio169", "gpio170", "gpio178", "gpio179", "gpio180", "gpio181", |
| "gpio182", |
| }; |
| |
| static const char *const qlink_big_enable_groups[] = { |
| "gpio96", |
| }; |
| |
| static const char *const qlink_big_request_groups[] = { |
| "gpio95", |
| }; |
| |
| static const char *const qlink_little_enable_groups[] = { |
| "gpio93", |
| }; |
| |
| static const char *const qlink_little_request_groups[] = { |
| "gpio92", |
| }; |
| |
| static const char *const qlink_wmss_groups[] = { |
| "gpio94", |
| }; |
| |
| static const char *const qspi0_groups[] = { |
| "gpio79", "gpio116", "gpio115", "gpio97", "gpio98", |
| }; |
| |
| static const char *const qspi_clk_groups[] = { |
| "gpio99", |
| }; |
| |
| static const char *const qspi_cs_groups[] = { |
| "gpio100", |
| }; |
| |
| static const char *const qup1_se0_groups[] = { |
| "gpio28", "gpio29", "gpio30", "gpio31", |
| }; |
| |
| static const char *const qup1_se1_groups[] = { |
| "gpio32", "gpio33", "gpio34", "gpio35", |
| }; |
| |
| static const char *const qup1_se2_groups[] = { |
| "gpio52", "gpio53", "gpio54", "gpio52", "gpio55", "gpio53", "gpio40", "gpio42", "gpio30", |
| }; |
| |
| static const char *const qup1_se3_groups[] = { |
| "gpio44", "gpio45", "gpio46", "gpio47", |
| }; |
| |
| static const char *const qup1_se4_groups[] = { |
| "gpio36", "gpio37", "gpio37", "gpio36", |
| }; |
| |
| static const char *const qup1_se5_groups[] = { |
| "gpio132", "gpio133", "gpio134", "gpio135", "gpio34", "gpio35", |
| }; |
| |
| static const char *const qup1_se6_groups[] = { |
| "gpio40", "gpio42", "gpio54", "gpio42", "gpio40", "gpio55", |
| }; |
| |
| static const char *const qup1_se7_groups[] = { |
| "gpio81", "gpio78", "gpio80", "gpio114", "gpio114", "gpio78", |
| }; |
| |
| static const char *const qup2_se0_groups[] = { |
| "gpio0", "gpio1", "gpio2", "gpio3", |
| }; |
| |
| static const char *const qup2_se1_groups[] = { |
| "gpio4", "gpio5", "gpio6", "gpio7", |
| }; |
| |
| static const char *const qup2_se2_groups[] = { |
| "gpio8", "gpio9", "gpio10", "gpio11", "gpio16", "gpio17", "gpio18", |
| }; |
| |
| static const char *const qup2_se3_groups[] = { |
| "gpio79", "gpio116", "gpio97", "gpio100", "gpio100", "gpio116", |
| }; |
| |
| static const char *const qup2_se4_groups[] = { |
| "gpio12", "gpio13", "gpio26", "gpio27", |
| }; |
| |
| static const char *const qup2_se5_groups[] = { |
| "gpio16", "gpio17", "gpio18", "gpio19", |
| }; |
| |
| static const char *const qup2_se6_groups[] = { |
| "gpio20", "gpio21", "gpio22", "gpio23", |
| }; |
| |
| static const char *const qup2_se7_groups[] = { |
| "gpio27", "gpio26", "gpio13", "gpio12", |
| }; |
| |
| static const char *const resout_gpio_groups[] = { |
| "gpio63", |
| "gpio69", |
| "gpio175", |
| }; |
| |
| static const char *const sd_write_protect_groups[] = { |
| "gpio57", |
| }; |
| |
| static const char *const sdc1_groups[] = { |
| "gpio121", "gpio123", "gpio124", "gpio125", |
| "gpio126", "gpio127", "gpio128", "gpio129", |
| "gpio130", "gpio131", "gpio120", |
| }; |
| |
| static const char *const sdc2_groups[] = { |
| "gpio38", "gpio39", "gpio48", "gpio49", |
| "gpio51", "gpio62", |
| }; |
| |
| static const char *const sdc2_fb_clk_groups[] = { |
| "gpio50", |
| }; |
| |
| static const char *const tb_trig_sdc1_groups[] = { |
| "gpio34", |
| }; |
| |
| static const char *const tb_trig_sdc2_groups[] = { |
| "gpio35", |
| }; |
| |
| static const char *const tmess_prng0_groups[] = { |
| "gpio73", |
| }; |
| |
| static const char *const tmess_prng1_groups[] = { |
| "gpio72", |
| }; |
| |
| static const char *const tmess_prng2_groups[] = { |
| "gpio70", |
| }; |
| |
| static const char *const tmess_prng3_groups[] = { |
| "gpio71", |
| }; |
| |
| static const char *const tsense_pwm1_groups[] = { |
| "gpio56", |
| }; |
| |
| static const char *const tsense_pwm2_groups[] = { |
| "gpio56", |
| }; |
| |
| static const char *const tsense_pwm3_groups[] = { |
| "gpio56", |
| }; |
| |
| static const char *const tsense_pwm4_groups[] = { |
| "gpio56", |
| }; |
| |
| static const char *const uim0_clk_groups[] = { |
| "gpio85", |
| }; |
| |
| static const char *const uim0_data_groups[] = { |
| "gpio84", |
| }; |
| |
| static const char *const uim0_present_groups[] = { |
| "gpio87", |
| }; |
| |
| static const char *const uim0_reset_groups[] = { |
| "gpio86", |
| }; |
| |
| static const char *const uim1_clk_groups[] = { |
| "gpio98", "gpio89", |
| }; |
| |
| static const char *const uim1_data_groups[] = { |
| "gpio97", "gpio88", |
| }; |
| |
| static const char *const uim1_present_groups[] = { |
| "gpio100", "gpio91", |
| }; |
| |
| static const char *const uim1_reset_groups[] = { |
| "gpio99", "gpio90", |
| }; |
| |
| static const char *const usb0_hs_groups[] = { |
| "gpio56", |
| }; |
| |
| static const char *const usb_phy_groups[] = { |
| "gpio122", |
| }; |
| |
| static const char *const vfr_0_groups[] = { |
| "gpio63", |
| }; |
| |
| static const char *const vfr_1_groups[] = { |
| "gpio117", |
| }; |
| |
| static const char *const vsense_trigger_mirnat_groups[] = { |
| "gpio52", |
| }; |
| |
| static const char *const wcn_sw_ctrl_groups[] = { |
| "gpio81", |
| }; |
| |
| static const struct pinfunction eliza_functions[] = { |
| MSM_GPIO_PIN_FUNCTION(gpio), |
| MSM_PIN_FUNCTION(aoss_cti), |
| MSM_PIN_FUNCTION(atest_char), |
| MSM_PIN_FUNCTION(atest_usb), |
| MSM_PIN_FUNCTION(audio_ext_mclk0), |
| MSM_PIN_FUNCTION(audio_ref_clk), |
| MSM_PIN_FUNCTION(cam_mclk), |
| MSM_PIN_FUNCTION(cci_async_in), |
| MSM_PIN_FUNCTION(cci_i2c_scl), |
| MSM_PIN_FUNCTION(cci_i2c_sda), |
| MSM_PIN_FUNCTION(cci_timer), |
| MSM_PIN_FUNCTION(coex_uart1_rx), |
| MSM_PIN_FUNCTION(coex_uart1_tx), |
| MSM_PIN_FUNCTION(coex_uart2_rx), |
| MSM_PIN_FUNCTION(coex_uart2_tx), |
| MSM_PIN_FUNCTION(dbg_out_clk), |
| MSM_PIN_FUNCTION(ddr_bist_complete), |
| MSM_PIN_FUNCTION(ddr_bist_fail), |
| MSM_PIN_FUNCTION(ddr_bist_start), |
| MSM_PIN_FUNCTION(ddr_bist_stop), |
| MSM_PIN_FUNCTION(ddr_pxi0), |
| MSM_PIN_FUNCTION(ddr_pxi1), |
| MSM_PIN_FUNCTION(dp0_hot), |
| MSM_PIN_FUNCTION(egpio), |
| MSM_PIN_FUNCTION(gcc_gp1), |
| MSM_PIN_FUNCTION(gcc_gp2), |
| MSM_PIN_FUNCTION(gcc_gp3), |
| MSM_PIN_FUNCTION(gnss_adc0), |
| MSM_PIN_FUNCTION(gnss_adc1), |
| MSM_PIN_FUNCTION(hdmi_ddc_scl), |
| MSM_PIN_FUNCTION(hdmi_ddc_sda), |
| MSM_PIN_FUNCTION(hdmi_dtest0), |
| MSM_PIN_FUNCTION(hdmi_dtest1), |
| MSM_PIN_FUNCTION(hdmi_hot_plug), |
| MSM_PIN_FUNCTION(hdmi_pixel_clk), |
| MSM_PIN_FUNCTION(hdmi_rcv_det), |
| MSM_PIN_FUNCTION(hdmi_tx_cec), |
| MSM_PIN_FUNCTION(host2wlan_sol), |
| MSM_PIN_FUNCTION(i2s0_data0), |
| MSM_PIN_FUNCTION(i2s0_data1), |
| MSM_PIN_FUNCTION(i2s0_sck), |
| MSM_PIN_FUNCTION(i2s0_ws), |
| MSM_PIN_FUNCTION(ibi_i3c), |
| MSM_PIN_FUNCTION(jitter_bist), |
| MSM_PIN_FUNCTION(mdp_esync0_out), |
| MSM_PIN_FUNCTION(mdp_esync1_out), |
| MSM_PIN_FUNCTION(mdp_vsync), |
| MSM_PIN_FUNCTION(mdp_vsync0_out), |
| MSM_PIN_FUNCTION(mdp_vsync11_out), |
| MSM_PIN_FUNCTION(mdp_vsync1_out), |
| MSM_PIN_FUNCTION(mdp_vsync2_out), |
| MSM_PIN_FUNCTION(mdp_vsync3_out), |
| MSM_PIN_FUNCTION(mdp_vsync_e), |
| MSM_PIN_FUNCTION(nav_gpio0), |
| MSM_PIN_FUNCTION(nav_gpio1), |
| MSM_PIN_FUNCTION(nav_gpio2), |
| MSM_PIN_FUNCTION(nav_gpio3), |
| MSM_PIN_FUNCTION(pcie0_clk_req_n), |
| MSM_PIN_FUNCTION(pcie1_clk_req_n), |
| MSM_PIN_FUNCTION(phase_flag), |
| MSM_PIN_FUNCTION(pll_bist_sync), |
| MSM_PIN_FUNCTION(pll_clk_aux), |
| MSM_PIN_FUNCTION(prng_rosc0), |
| MSM_PIN_FUNCTION(prng_rosc1), |
| MSM_PIN_FUNCTION(prng_rosc2), |
| MSM_PIN_FUNCTION(prng_rosc3), |
| MSM_PIN_FUNCTION(qdss_cti), |
| MSM_PIN_FUNCTION(qdss_gpio_traceclk), |
| MSM_PIN_FUNCTION(qdss_gpio_tracectl), |
| MSM_PIN_FUNCTION(qdss_gpio_tracedata), |
| MSM_PIN_FUNCTION(qlink_big_enable), |
| MSM_PIN_FUNCTION(qlink_big_request), |
| MSM_PIN_FUNCTION(qlink_little_enable), |
| MSM_PIN_FUNCTION(qlink_little_request), |
| MSM_PIN_FUNCTION(qlink_wmss), |
| MSM_PIN_FUNCTION(qspi0), |
| MSM_PIN_FUNCTION(qspi_clk), |
| MSM_PIN_FUNCTION(qspi_cs), |
| MSM_PIN_FUNCTION(qup1_se0), |
| MSM_PIN_FUNCTION(qup1_se1), |
| MSM_PIN_FUNCTION(qup1_se2), |
| MSM_PIN_FUNCTION(qup1_se3), |
| MSM_PIN_FUNCTION(qup1_se4), |
| MSM_PIN_FUNCTION(qup1_se5), |
| MSM_PIN_FUNCTION(qup1_se6), |
| MSM_PIN_FUNCTION(qup1_se7), |
| MSM_PIN_FUNCTION(qup2_se0), |
| MSM_PIN_FUNCTION(qup2_se1), |
| MSM_PIN_FUNCTION(qup2_se2), |
| MSM_PIN_FUNCTION(qup2_se3), |
| MSM_PIN_FUNCTION(qup2_se4), |
| MSM_PIN_FUNCTION(qup2_se5), |
| MSM_PIN_FUNCTION(qup2_se6), |
| MSM_PIN_FUNCTION(qup2_se7), |
| MSM_PIN_FUNCTION(resout_gpio), |
| MSM_PIN_FUNCTION(sd_write_protect), |
| MSM_PIN_FUNCTION(sdc1), |
| MSM_PIN_FUNCTION(sdc2), |
| MSM_PIN_FUNCTION(sdc2_fb_clk), |
| MSM_PIN_FUNCTION(tb_trig_sdc1), |
| MSM_PIN_FUNCTION(tb_trig_sdc2), |
| MSM_PIN_FUNCTION(tmess_prng0), |
| MSM_PIN_FUNCTION(tmess_prng1), |
| MSM_PIN_FUNCTION(tmess_prng2), |
| MSM_PIN_FUNCTION(tmess_prng3), |
| MSM_PIN_FUNCTION(tsense_pwm1), |
| MSM_PIN_FUNCTION(tsense_pwm2), |
| MSM_PIN_FUNCTION(tsense_pwm3), |
| MSM_PIN_FUNCTION(tsense_pwm4), |
| MSM_PIN_FUNCTION(uim0_clk), |
| MSM_PIN_FUNCTION(uim0_data), |
| MSM_PIN_FUNCTION(uim0_present), |
| MSM_PIN_FUNCTION(uim0_reset), |
| MSM_PIN_FUNCTION(uim1_clk), |
| MSM_PIN_FUNCTION(uim1_data), |
| MSM_PIN_FUNCTION(uim1_present), |
| MSM_PIN_FUNCTION(uim1_reset), |
| MSM_PIN_FUNCTION(usb0_hs), |
| MSM_PIN_FUNCTION(usb_phy), |
| MSM_PIN_FUNCTION(vfr_0), |
| MSM_PIN_FUNCTION(vfr_1), |
| MSM_PIN_FUNCTION(vsense_trigger_mirnat), |
| MSM_PIN_FUNCTION(wcn_sw_ctrl), |
| }; |
| |
| /* Every pin is maintained as a single group, and missing or non-existing pin |
| * would be maintained as dummy group to synchronize pin group index with |
| * pin descriptor registered with pinctrl core. |
| * Clients would not be able to request these dummy pin groups. |
| */ |
| static const struct msm_pingroup eliza_groups[] = { |
| [0] = PINGROUP(0, qup2_se0, ibi_i3c, aoss_cti, _, _, _, _, _, _, _, _), |
| [1] = PINGROUP(1, qup2_se0, ibi_i3c, aoss_cti, _, _, _, _, _, _, _, _), |
| [2] = PINGROUP(2, qup2_se0, _, _, _, _, _, _, _, _, _, _), |
| [3] = PINGROUP(3, qup2_se0, _, _, _, _, _, _, _, _, _, _), |
| [4] = PINGROUP(4, qup2_se1, ibi_i3c, _, _, _, _, _, _, _, _, _), |
| [5] = PINGROUP(5, qup2_se1, ibi_i3c, _, _, _, _, _, _, _, _, _), |
| [6] = PINGROUP(6, qup2_se1, hdmi_ddc_scl, _, _, _, _, _, _, _, _, _), |
| [7] = PINGROUP(7, qup2_se1, hdmi_ddc_sda, _, _, _, _, _, _, _, _, _), |
| [8] = PINGROUP(8, qup2_se2, _, _, _, _, _, _, _, _, _, _), |
| [9] = PINGROUP(9, qup2_se2, _, _, _, _, _, _, _, _, _, _), |
| [10] = PINGROUP(10, qup2_se2, _, _, _, _, _, _, _, _, _, _), |
| [11] = PINGROUP(11, qup2_se2, _, _, _, _, _, _, _, _, _, _), |
| [12] = PINGROUP(12, qup2_se4, ibi_i3c, mdp_esync1_out, qup2_se7, _, _, _, _, _, _, _), |
| [13] = PINGROUP(13, qup2_se4, ibi_i3c, mdp_vsync_e, mdp_esync0_out, qup2_se7, _, _, _, _, _, _), |
| [14] = PINGROUP(14, _, _, _, _, _, _, _, _, _, _, _), |
| [15] = PINGROUP(15, _, _, _, _, _, _, _, _, _, _, _), |
| [16] = PINGROUP(16, qup2_se5, qup2_se2, mdp_vsync, mdp_vsync2_out, mdp_vsync3_out, _, _, _, _, _, _), |
| [17] = PINGROUP(17, qup2_se5, qup2_se2, mdp_vsync, mdp_vsync0_out, mdp_vsync1_out, _, _, _, _, _, _), |
| [18] = PINGROUP(18, qup2_se5, qup2_se2, hdmi_pixel_clk, _, qdss_cti, _, _, _, _, _, _), |
| [19] = PINGROUP(19, qup2_se5, hdmi_rcv_det, _, qdss_cti, _, _, _, _, _, _, _), |
| [20] = PINGROUP(20, qup2_se6, _, _, _, _, _, _, _, _, _, _), |
| [21] = PINGROUP(21, qup2_se6, _, _, _, _, _, _, _, _, _, _), |
| [22] = PINGROUP(22, qup2_se6, _, _, _, _, _, _, _, _, _, _), |
| [23] = PINGROUP(23, qup2_se6, _, _, _, _, _, _, _, _, _, _), |
| [24] = PINGROUP(24, _, _, _, _, _, _, _, _, _, _, _), |
| [25] = PINGROUP(25, _, _, _, _, _, _, _, _, _, _, _), |
| [26] = PINGROUP(26, qup2_se4, aoss_cti, qup2_se7, _, _, _, _, _, _, _, _), |
| [27] = PINGROUP(27, qup2_se4, aoss_cti, mdp_vsync11_out, qup2_se7, gcc_gp1, _, _, _, _, _, _), |
| [28] = PINGROUP(28, qup1_se0, ibi_i3c, _, _, _, _, _, _, _, _, egpio), |
| [29] = PINGROUP(29, qup1_se0, ibi_i3c, _, _, _, _, _, _, _, _, egpio), |
| [30] = PINGROUP(30, qup1_se0, qup1_se2, cci_async_in, gcc_gp3, qdss_gpio_tracedata, _, _, _, _, _, egpio), |
| [31] = PINGROUP(31, qup1_se0, cci_async_in, qdss_gpio_tracedata, _, _, _, _, _, _, _, egpio), |
| [32] = PINGROUP(32, qup1_se1, ibi_i3c, audio_ref_clk, gcc_gp2, qdss_cti, _, _, _, _, _, _), |
| [33] = PINGROUP(33, qup1_se1, ibi_i3c, host2wlan_sol, gcc_gp3, _, _, _, _, _, _, _), |
| [34] = PINGROUP(34, qup1_se1, qup1_se5, tb_trig_sdc1, ddr_bist_start, qdss_gpio_tracedata, _, _, _, _, _, _), |
| [35] = PINGROUP(35, qup1_se1, qup1_se5, tb_trig_sdc2, gcc_gp2, qdss_gpio_tracedata, _, _, _, _, _, _), |
| [36] = PINGROUP(36, qup1_se4, qup1_se4, ibi_i3c, _, _, _, _, _, _, _, _), |
| [37] = PINGROUP(37, qup1_se4, qup1_se4, ibi_i3c, _, _, _, _, _, _, _, _), |
| [38] = PINGROUP(38, _, _, _, _, _, _, _, _, _, _, _), |
| [39] = PINGROUP(39, _, _, _, _, _, _, _, _, _, _, _), |
| [40] = PINGROUP(40, qup1_se6, qup1_se2, qup1_se6, _, qdss_gpio_tracedata, gnss_adc1, ddr_pxi1, _, _, _, _), |
| [41] = PINGROUP(41, _, _, _, _, _, _, _, _, _, _, _), |
| [42] = PINGROUP(42, qup1_se6, qup1_se2, qup1_se6, qdss_gpio_tracedata, gnss_adc0, ddr_pxi1, _, _, _, _, _), |
| [43] = PINGROUP(43, _, _, _, _, _, _, _, _, _, _, _), |
| [44] = PINGROUP(44, qup1_se3, _, _, _, _, _, _, _, _, _, _), |
| [45] = PINGROUP(45, qup1_se3, _, _, _, _, _, _, _, _, _, _), |
| [46] = PINGROUP(46, qup1_se3, hdmi_tx_cec, _, _, _, _, _, _, _, _, _), |
| [47] = PINGROUP(47, qup1_se3, hdmi_hot_plug, _, _, _, _, _, _, _, _, _), |
| [48] = PINGROUP(48, _, _, _, _, _, _, _, _, _, _, _), |
| [49] = PINGROUP(49, _, _, _, _, _, _, _, _, _, _, _), |
| [50] = PINGROUP(50, sdc2_fb_clk, _, _, _, _, _, _, _, _, _, _), |
| [51] = PINGROUP(51, _, _, _, _, _, _, _, _, _, _, _), |
| [52] = PINGROUP(52, qup1_se2, pcie1_clk_req_n, qup1_se2, ddr_bist_complete, qdss_gpio_tracedata, _, vsense_trigger_mirnat, _, _, _, _), |
| [53] = PINGROUP(53, qup1_se2, qup1_se2, gcc_gp1, ddr_bist_stop, _, qdss_gpio_tracedata, _, _, _, _, _), |
| [54] = PINGROUP(54, qup1_se2, qup1_se6, qdss_gpio_tracedata, gnss_adc1, atest_usb, ddr_pxi0, _, _, _, _, _), |
| [55] = PINGROUP(55, qup1_se2, dp0_hot, qup1_se6, _, gnss_adc0, atest_usb, ddr_pxi0, _, _, _, _), |
| [56] = PINGROUP(56, usb0_hs, tsense_pwm1, tsense_pwm2, tsense_pwm3, tsense_pwm4, _, _, _, _, _, _), |
| [57] = PINGROUP(57, sd_write_protect, _, _, _, _, _, _, _, _, _, _), |
| [58] = PINGROUP(58, _, _, _, _, _, _, _, _, _, _, _), |
| [59] = PINGROUP(59, _, _, _, _, _, _, _, _, _, _, _), |
| [60] = PINGROUP(60, i2s0_sck, _, _, _, _, _, _, _, _, _, _), |
| [61] = PINGROUP(61, i2s0_ws, _, _, _, _, _, _, _, _, _, _), |
| [62] = PINGROUP(62, _, _, _, _, _, _, _, _, _, _, _), |
| [63] = PINGROUP(63, resout_gpio, i2s0_data1, cci_timer, vfr_0, _, _, _, _, _, _, _), |
| [64] = PINGROUP(64, i2s0_data0, _, _, _, _, _, _, _, _, _, _), |
| [65] = PINGROUP(65, cam_mclk, _, qdss_gpio_tracedata, _, _, _, _, _, _, _, _), |
| [66] = PINGROUP(66, cam_mclk, _, qdss_gpio_tracedata, _, _, _, _, _, _, _, _), |
| [67] = PINGROUP(67, cam_mclk, prng_rosc0, _, qdss_gpio_tracedata, _, _, _, _, _, _, _), |
| [68] = PINGROUP(68, cam_mclk, _, _, _, _, _, _, _, _, _, _), |
| [69] = PINGROUP(69, cam_mclk, audio_ext_mclk0, resout_gpio, prng_rosc1, _, _, _, _, _, _, _), |
| [70] = PINGROUP(70, cci_i2c_sda, tmess_prng2, _, phase_flag, atest_char, _, _, _, _, _, _), |
| [71] = PINGROUP(71, cci_i2c_scl, tmess_prng3, _, phase_flag, atest_char, _, _, _, _, _, _), |
| [72] = PINGROUP(72, cci_i2c_sda, tmess_prng1, qdss_gpio_tracedata, atest_char, _, _, _, _, _, _, _), |
| [73] = PINGROUP(73, cci_i2c_scl, tmess_prng0, qdss_cti, atest_char, _, _, _, _, _, _, _), |
| [74] = PINGROUP(74, cci_i2c_sda, prng_rosc3, qdss_cti, atest_char, _, _, _, _, _, _, _), |
| [75] = PINGROUP(75, cci_i2c_scl, _, phase_flag, _, _, _, _, _, _, _, _), |
| [76] = PINGROUP(76, cci_i2c_sda, cci_timer, prng_rosc2, _, phase_flag, _, _, _, _, _, _), |
| [77] = PINGROUP(77, cci_i2c_scl, jitter_bist, _, _, _, _, _, _, _, _, _), |
| [78] = PINGROUP(78, qup1_se7, qup1_se7, _, phase_flag, _, _, _, _, _, _, _), |
| [79] = PINGROUP(79, qspi0, mdp_vsync, qup2_se3, _, _, _, _, _, _, _, _), |
| [80] = PINGROUP(80, pcie0_clk_req_n, qup1_se7, _, phase_flag, _, _, _, _, _, _, _), |
| [81] = PINGROUP(81, wcn_sw_ctrl, qup1_se7, dbg_out_clk, _, _, _, _, _, _, _, _), |
| [82] = PINGROUP(82, _, _, _, _, _, _, _, _, _, _, _), |
| [83] = PINGROUP(83, _, _, _, _, _, _, _, _, _, _, _), |
| [84] = PINGROUP(84, uim0_data, _, _, _, _, _, _, _, _, _, _), |
| [85] = PINGROUP(85, uim0_clk, _, _, _, _, _, _, _, _, _, _), |
| [86] = PINGROUP(86, uim0_reset, _, _, _, _, _, _, _, _, _, _), |
| [87] = PINGROUP(87, uim0_present, _, _, _, _, _, _, _, _, _, _), |
| [88] = PINGROUP(88, uim1_data, _, _, _, _, _, _, _, _, _, _), |
| [89] = PINGROUP(89, uim1_clk, _, _, _, _, _, _, _, _, _, _), |
| [90] = PINGROUP(90, uim1_reset, _, _, _, _, _, _, _, _, _, _), |
| [91] = PINGROUP(91, uim1_present, _, _, _, _, _, _, _, _, _, _), |
| [92] = PINGROUP(92, qlink_little_request, _, _, _, _, _, _, _, _, _, _), |
| [93] = PINGROUP(93, qlink_little_enable, _, _, _, _, _, _, _, _, _, _), |
| [94] = PINGROUP(94, qlink_wmss, _, _, _, _, _, _, _, _, _, _), |
| [95] = PINGROUP(95, qlink_big_request, _, _, _, _, _, _, _, _, _, _), |
| [96] = PINGROUP(96, qlink_big_enable, _, _, _, _, _, _, _, _, _, _), |
| [97] = PINGROUP(97, uim1_data, qspi0, qup2_se3, _, _, _, _, _, _, _, _), |
| [98] = PINGROUP(98, uim1_clk, qspi0, _, _, _, _, _, _, _, _, _), |
| [99] = PINGROUP(99, uim1_reset, qspi0, _, _, _, _, _, _, _, _, _), |
| [100] = PINGROUP(100, uim1_present, qspi0, qup2_se3, coex_uart2_tx, qup2_se3, mdp_vsync, _, _, _, _, _), |
| [101] = PINGROUP(101, _, _, _, _, _, _, _, _, _, _, _), |
| [102] = PINGROUP(102, _, _, _, _, _, _, _, _, _, _, _), |
| [103] = PINGROUP(103, _, _, _, _, _, _, _, _, _, _, _), |
| [104] = PINGROUP(104, _, _, _, _, _, _, _, _, _, _, _), |
| [105] = PINGROUP(105, _, _, _, _, _, _, _, _, _, _, _), |
| [106] = PINGROUP(106, _, _, _, _, _, _, _, _, _, _, _), |
| [107] = PINGROUP(107, _, _, _, _, _, _, _, _, _, _, _), |
| [108] = PINGROUP(108, _, _, _, _, _, _, _, _, _, _, _), |
| [109] = PINGROUP(109, _, _, _, _, _, _, _, _, _, _, _), |
| [110] = PINGROUP(110, _, _, _, _, _, _, _, _, _, _, _), |
| [111] = PINGROUP(111, coex_uart1_tx, _, _, _, _, _, _, _, _, _, _), |
| [112] = PINGROUP(112, coex_uart1_rx, _, _, _, _, _, _, _, _, _, _), |
| [113] = PINGROUP(113, _, nav_gpio3, _, _, _, _, _, _, _, _, _), |
| [114] = PINGROUP(114, qup1_se7, qup1_se7, _, qdss_gpio_tracedata, _, _, _, _, _, _, _), |
| [115] = PINGROUP(115, _, qspi0, cci_async_in, _, _, _, _, _, _, _, _), |
| [116] = PINGROUP(116, qspi0, coex_uart2_rx, qup2_se3, qup2_se3, _, _, _, _, _, _, _), |
| [117] = PINGROUP(117, nav_gpio1, _, vfr_1, _, _, _, _, _, _, _, _), |
| [118] = PINGROUP(118, nav_gpio2, _, _, _, _, _, _, _, _, _, _), |
| [119] = PINGROUP(119, nav_gpio0, _, _, _, _, _, _, _, _, _, _), |
| [120] = PINGROUP(120, sdc1, mdp_vsync, _, _, _, _, _, _, _, _, _), |
| [121] = PINGROUP(121, sdc1, mdp_vsync, _, _, _, _, _, _, _, _, _), |
| [122] = PINGROUP(122, usb_phy, _, _, _, _, _, _, _, _, _, _), |
| [123] = PINGROUP(123, sdc1, _, _, _, _, _, _, _, _, _, _), |
| [124] = PINGROUP(124, sdc1, _, _, _, _, _, _, _, _, _, _), |
| [125] = PINGROUP(125, sdc1, cci_timer, _, _, _, _, _, _, _, _, _), |
| [126] = PINGROUP(126, sdc1, cci_timer, _, _, _, _, _, _, _, _, _), |
| [127] = PINGROUP(127, sdc1, cci_timer, _, _, _, _, _, _, _, _, _), |
| [128] = PINGROUP(128, sdc1, _, _, _, _, _, _, _, _, _, _), |
| [129] = PINGROUP(129, sdc1, _, _, _, _, _, _, _, _, _, _), |
| [130] = PINGROUP(130, sdc1, _, _, _, _, _, _, _, _, _, _), |
| [131] = PINGROUP(131, sdc1, _, _, _, _, _, _, _, _, _, _), |
| [132] = PINGROUP(132, qup1_se5, _, qdss_gpio_tracedata, hdmi_dtest0, _, _, _, _, _, _, _), |
| [133] = PINGROUP(133, qup1_se5, _, qdss_gpio_tracedata, hdmi_dtest1, _, _, _, _, _, _, _), |
| [134] = PINGROUP(134, qup1_se5, qdss_gpio_tracedata, _, _, _, _, _, _, _, _, _), |
| [135] = PINGROUP(135, qup1_se5, _, pll_clk_aux, qdss_gpio_tracedata, _, _, _, _, _, _, _), |
| [136] = PINGROUP(136, _, _, _, _, _, _, _, _, _, _, _), |
| [137] = PINGROUP(137, _, _, _, _, _, _, _, _, _, _, _), |
| [138] = PINGROUP(138, _, _, _, _, _, _, _, _, _, _, egpio), |
| [139] = PINGROUP(139, _, _, _, _, _, _, _, _, _, _, egpio), |
| [140] = PINGROUP(140, _, _, _, _, _, _, _, _, _, _, egpio), |
| [141] = PINGROUP(141, _, _, _, _, _, _, _, _, _, _, egpio), |
| [142] = PINGROUP(142, _, _, _, _, _, _, _, _, _, _, egpio), |
| [143] = PINGROUP(143, _, _, _, _, _, _, _, _, _, _, egpio), |
| [144] = PINGROUP(144, _, qdss_gpio_tracedata, _, _, _, _, _, _, _, _, egpio), |
| [145] = PINGROUP(145, qdss_gpio_tracedata, _, _, _, _, _, _, _, _, _, egpio), |
| [146] = PINGROUP(146, _, qdss_gpio_tracedata, _, _, _, _, _, _, _, _, egpio), |
| [147] = PINGROUP(147, ddr_bist_fail, _, qdss_gpio_tracedata, _, _, _, _, _, _, _, egpio), |
| [148] = PINGROUP(148, _, _, _, _, _, _, _, _, _, _, egpio), |
| [149] = PINGROUP(149, _, _, _, _, _, _, _, _, _, _, egpio), |
| [150] = PINGROUP(150, _, _, _, _, _, _, _, _, _, _, egpio), |
| [151] = PINGROUP(151, _, _, _, _, _, _, _, _, _, _, egpio), |
| [152] = PINGROUP(152, _, _, _, _, _, _, _, _, _, _, egpio), |
| [153] = PINGROUP(153, _, _, _, _, _, _, _, _, _, _, egpio), |
| [154] = PINGROUP(154, qdss_cti, _, _, _, _, _, _, _, _, _, egpio), |
| [155] = PINGROUP(155, _, qdss_gpio_tracedata, _, _, _, _, _, _, _, _, egpio), |
| [156] = PINGROUP(156, _, qdss_gpio_tracedata, _, _, _, _, _, _, _, _, egpio), |
| [157] = PINGROUP(157, _, phase_flag, _, _, _, _, _, _, _, _, egpio), |
| [158] = PINGROUP(158, _, phase_flag, _, _, _, _, _, _, _, _, egpio), |
| [159] = PINGROUP(159, _, phase_flag, _, _, _, _, _, _, _, _, egpio), |
| [160] = PINGROUP(160, _, phase_flag, _, _, _, _, _, _, _, _, egpio), |
| [161] = PINGROUP(161, _, phase_flag, _, _, _, _, _, _, _, _, egpio), |
| [162] = PINGROUP(162, _, phase_flag, _, _, _, _, _, _, _, _, egpio), |
| [163] = PINGROUP(163, _, phase_flag, qdss_gpio_tracedata, _, _, _, _, _, _, _, egpio), |
| [164] = PINGROUP(164, _, phase_flag, qdss_gpio_tracedata, _, _, _, _, _, _, _, egpio), |
| [165] = PINGROUP(165, _, phase_flag, _, _, _, _, _, _, _, _, egpio), |
| [166] = PINGROUP(166, _, phase_flag, _, _, _, _, _, _, _, _, egpio), |
| [167] = PINGROUP(167, _, phase_flag, qdss_gpio_tracedata, _, _, _, _, _, _, _, egpio), |
| [168] = PINGROUP(168, _, phase_flag, qdss_gpio_tracedata, _, _, _, _, _, _, _, egpio), |
| [169] = PINGROUP(169, _, phase_flag, qdss_gpio_tracedata, _, _, _, _, _, _, _, egpio), |
| [170] = PINGROUP(170, _, phase_flag, qdss_gpio_tracedata, _, _, _, _, _, _, _, egpio), |
| [171] = PINGROUP(171, _, phase_flag, _, _, _, _, _, _, _, _, egpio), |
| [172] = PINGROUP(172, _, phase_flag, _, _, _, _, _, _, _, _, egpio), |
| [173] = PINGROUP(173, _, phase_flag, _, _, _, _, _, _, _, _, egpio), |
| [174] = PINGROUP(174, _, phase_flag, _, _, _, _, _, _, _, _, egpio), |
| [175] = PINGROUP(175, resout_gpio, _, phase_flag, _, _, _, _, _, _, _, egpio), |
| [176] = PINGROUP(176, _, phase_flag, qdss_cti, _, _, _, _, _, _, _, egpio), |
| [177] = PINGROUP(177, _, phase_flag, qdss_gpio_tracedata, _, _, _, _, _, _, _, egpio), |
| [178] = PINGROUP(178, _, phase_flag, qdss_gpio_tracedata, _, _, _, _, _, _, _, egpio), |
| [179] = PINGROUP(179, _, phase_flag, qdss_gpio_tracedata, _, _, _, _, _, _, _, egpio), |
| [180] = PINGROUP(180, _, phase_flag, qdss_gpio_tracedata, _, _, _, _, _, _, _, egpio), |
| [181] = PINGROUP(181, _, phase_flag, qdss_gpio_tracedata, _, _, _, _, _, _, _, egpio), |
| [182] = PINGROUP(182, _, phase_flag, qdss_gpio_tracedata, _, _, _, _, _, _, _, egpio), |
| [183] = PINGROUP(183, _, _, _, _, _, _, _, _, _, _, _), |
| [184] = PINGROUP(184, pll_bist_sync, qdss_cti, _, _, _, _, _, _, _, _, egpio), |
| [185] = UFS_RESET(ufs_reset, 0xc9004, 0xca000), |
| }; |
| |
| static const struct msm_gpio_wakeirq_map eliza_pdc_map[] = { |
| { 0, 82 }, { 3, 87 }, { 4, 90 }, { 6, 68 }, { 7, 153 }, |
| { 11, 85 }, { 12, 107 }, { 13, 106 }, { 16, 88 }, { 17, 70 }, |
| { 18, 134 }, { 19, 79 }, { 23, 80 }, { 26, 91 }, { 27, 74 }, |
| { 28, 137 }, { 29, 138 }, { 30, 139 }, { 31, 140 }, { 32, 117 }, |
| { 34, 100 }, { 35, 98 }, { 36, 141 }, { 39, 89 }, { 40, 142 }, |
| { 42, 143 }, { 44, 101 }, { 45, 144 }, { 46, 145 }, { 47, 146 }, |
| { 49, 75 }, { 51, 147 }, { 52, 148 }, { 53, 149 }, { 54, 150 }, |
| { 55, 151 }, { 56, 152 }, { 58, 71 }, { 59, 155 }, { 63, 99 }, |
| { 78, 156 }, { 79, 76 }, { 80, 157 }, { 81, 69 }, { 87, 158 }, |
| { 91, 67 }, { 92, 159 }, { 95, 160 }, { 98, 161 }, { 99, 162 }, |
| { 100, 83 }, { 108, 154 }, { 109, 84 }, { 112, 86 }, { 113, 92 }, |
| { 114, 93 }, { 115, 110 }, { 116, 94 }, { 117, 77 }, { 118, 108 }, |
| { 119, 95 }, { 120, 81 }, { 121, 96 }, { 122, 97 }, { 123, 102 }, |
| { 125, 103 }, { 127, 104 }, { 128, 105 }, { 129, 78 }, { 130, 112 }, |
| { 131, 113 }, { 133, 114 }, { 135, 115 }, { 139, 116 }, { 142, 118 }, |
| { 145, 109 }, { 147, 72 }, { 149, 111 }, { 154, 122 }, { 157, 119 }, |
| { 159, 120 }, { 161, 121 }, { 164, 123 }, { 165, 124 }, { 167, 125 }, |
| { 170, 126 }, { 171, 73 }, { 172, 127 }, { 173, 128 }, { 174, 129 }, |
| { 175, 130 }, { 176, 131 }, { 177, 132 }, { 179, 133 }, { 182, 135 }, |
| { 184, 136 }, |
| }; |
| |
| static const struct msm_pinctrl_soc_data eliza_tlmm = { |
| .pins = eliza_pins, |
| .npins = ARRAY_SIZE(eliza_pins), |
| .functions = eliza_functions, |
| .nfunctions = ARRAY_SIZE(eliza_functions), |
| .groups = eliza_groups, |
| .ngroups = ARRAY_SIZE(eliza_groups), |
| .ngpios = 186, |
| .wakeirq_map = eliza_pdc_map, |
| .nwakeirq_map = ARRAY_SIZE(eliza_pdc_map), |
| .egpio_func = 11, |
| }; |
| |
| static int eliza_tlmm_probe(struct platform_device *pdev) |
| { |
| return msm_pinctrl_probe(pdev, &eliza_tlmm); |
| } |
| |
| static const struct of_device_id eliza_tlmm_of_match[] = { |
| { .compatible = "qcom,eliza-tlmm", }, |
| {}, |
| }; |
| |
| static struct platform_driver eliza_tlmm_driver = { |
| .driver = { |
| .name = "eliza-tlmm", |
| .of_match_table = eliza_tlmm_of_match, |
| }, |
| .probe = eliza_tlmm_probe, |
| }; |
| |
| static int __init eliza_tlmm_init(void) |
| { |
| return platform_driver_register(&eliza_tlmm_driver); |
| } |
| arch_initcall(eliza_tlmm_init); |
| |
| static void __exit eliza_tlmm_exit(void) |
| { |
| platform_driver_unregister(&eliza_tlmm_driver); |
| } |
| module_exit(eliza_tlmm_exit); |
| |
| MODULE_DESCRIPTION("QTI Eliza TLMM driver"); |
| MODULE_LICENSE("GPL"); |
| MODULE_DEVICE_TABLE(of, eliza_tlmm_of_match); |