| From c4606cf655109c03d16514db0b22028109d17509 Mon Sep 17 00:00:00 2001 |
| From: Sasha Levin <sashal@kernel.org> |
| Date: Tue, 24 Feb 2026 10:22:50 +0800 |
| Subject: mips: ralink: update CPU clock index |
| |
| From: Shiji Yang <yangshiji66@outlook.com> |
| |
| [ Upstream commit 43985a62bab9d35e5e9af41118ce2f44c01b97d2 ] |
| |
| Update CPU clock index to match the clock driver changes. |
| |
| Fixes: d34db686a3d7 ("clk: ralink: mtmips: fix clocks probe order in oldest ralink SoCs") |
| Signed-off-by: Mieczyslaw Nalewaj <namiltd@yahoo.com> |
| Signed-off-by: Shiji Yang <yangshiji66@outlook.com> |
| Reviewed-by: Sergio Paracuellos <sergio.paracuellos@gmail.com> |
| Signed-off-by: Thomas Bogendoerfer <tsbogend@alpha.franken.de> |
| Signed-off-by: Sasha Levin <sashal@kernel.org> |
| --- |
| arch/mips/ralink/clk.c | 8 ++++---- |
| 1 file changed, 4 insertions(+), 4 deletions(-) |
| |
| diff --git a/arch/mips/ralink/clk.c b/arch/mips/ralink/clk.c |
| index 9db73fcac522e..5c1eb46ef5d07 100644 |
| --- a/arch/mips/ralink/clk.c |
| +++ b/arch/mips/ralink/clk.c |
| @@ -21,16 +21,16 @@ static const char *clk_cpu(int *idx) |
| { |
| switch (ralink_soc) { |
| case RT2880_SOC: |
| - *idx = 0; |
| + *idx = 1; |
| return "ralink,rt2880-sysc"; |
| case RT3883_SOC: |
| - *idx = 0; |
| + *idx = 1; |
| return "ralink,rt3883-sysc"; |
| case RT305X_SOC_RT3050: |
| - *idx = 0; |
| + *idx = 1; |
| return "ralink,rt3050-sysc"; |
| case RT305X_SOC_RT3052: |
| - *idx = 0; |
| + *idx = 1; |
| return "ralink,rt3052-sysc"; |
| case RT305X_SOC_RT3350: |
| *idx = 1; |
| -- |
| 2.53.0 |
| |